The SCEAS System
Navigation Menu

Search the dblp DataBase

Title:
Author:

Somchai Prasitjutrakul: [Publications] [Author Rank by year] [Co-authors] [Prefers] [Cites] [Cited by]

Publications of Author

  1. Somchai Prasitjutrakul, William J. Kubitz
    Path-Delay Constrained Floorplanning: A Mathematical Programming Approach for Initial Placement. [Citation Graph (0, 0)][DBLP]
    DAC, 1989, pp:364-369 [Conf]
  2. Somchai Prasitjutrakul, William J. Kubitz
    A Timing-Driven Global Router for Custom Chip Design. [Citation Graph (0, 0)][DBLP]
    ICCAD, 1990, pp:48-51 [Conf]
  3. Somchai Prasitjutrakul, William J. Kubitz
    A performance-driven global router for custom VLSI chip design. [Citation Graph (0, 0)][DBLP]
    IEEE Trans. on CAD of Integrated Circuits and Systems, 1992, v:11, n:8, pp:1044-1051 [Journal]

Search in 0.001secs, Finished in 0.001secs
NOTICE1
System may not be available sometimes or not working properly, since it is still in development with continuous upgrades
NOTICE2
The rankings that are presented on this page should NOT be considered as formal since the citation info is incomplete in DBLP
 
System created by asidirop@csd.auth.gr [http://users.auth.gr/~asidirop/] © 2002
for Data Engineering Laboratory, Department of Informatics, Aristotle University © 2002