The SCEAS System
Navigation Menu

Search the dblp DataBase

Title:
Author:

Po-Chih Tseng: [Publications] [Author Rank by year] [Co-authors] [Prefers] [Cites] [Cited by]

Publications of Author

  1. Chao-Tsung Huang, Po-Chih Tseng, Liang-Gee Chen
    Hardware implementation of shape-adaptive discrete wavelet transform with the JPEG2000 defaulted (9, 7) filter bank. [Citation Graph (0, 0)][DBLP]
    ICIP (2), 2003, pp:571-574 [Conf]
  2. Chih-Chi Cheng, Chao-Tsung Huang, Po-Chih Tseng, Chia-Ho Pan, Liang-Gee Chen
    Multiple-lifting scheme: memory-efficient VLSI implementation for line-based 2-D DWT. [Citation Graph (0, 0)][DBLP]
    ISCAS (5), 2005, pp:5190-5193 [Conf]
  3. Po-Chih Tseng, Chao-Tsung Huang, Liang-Gee Chen
    Reconfigurable discrete cosine transform processor for object-based video signal processing. [Citation Graph (0, 0)][DBLP]
    ISCAS (2), 2004, pp:353-356 [Conf]
  4. Siou-Shen Lin, Po-Chih Tseng, Liang-Gee Chen
    Low-power parallel tree architecture for full search block-matching motion estimation. [Citation Graph (0, 0)][DBLP]
    ISCAS (2), 2004, pp:313-316 [Conf]
  5. Chao-Tsung Huang, Po-Chih Tseng, Liang-Gee Chen
    B-spline factorization-based architecture for inverse discrete wavelet transform. [Citation Graph (0, 0)][DBLP]
    ISCAS (2), 2004, pp:829-832 [Conf]
  6. Chao-Tsung Huang, Po-Chih Tseng, Liang-Gee Chen
    Efficient VLSI architectures of lifting-based discrete wavelet transform by systematic design method. [Citation Graph (0, 0)][DBLP]
    ISCAS (5), 2002, pp:565-568 [Conf]
  7. Po-Chih Tseng, Chao-Tsung Huang, Liang-Gee Chen
    VLSI implementation of shape-adaptive discrete wavelet transform. [Citation Graph (0, 0)][DBLP]
    VCIP, 2002, pp:655-666 [Conf]
  8. Chao-Tsung Huang, Po-Chih Tseng, Liang-Gee Chen
    Generic RAM-based architectures for two-dimensional discrete wavelet transform with line-based method. [Citation Graph (0, 0)][DBLP]
    IEEE Trans. Circuits Syst. Video Techn., 2005, v:15, n:7, pp:910-920 [Journal]

  9. Nearly Lossless Content-Dependent Low-Power DCT Design for Mobile Video Applications. [Citation Graph (, )][DBLP]


  10. Generic RAM-based architecture for two-dimensional discrete wavelet transform with line-based method. [Citation Graph (, )][DBLP]


  11. Flipping structure: an efficient VLSI architecture for lifting-based discrete wavelet transform. [Citation Graph (, )][DBLP]


Search in 0.003secs, Finished in 0.004secs
NOTICE1
System may not be available sometimes or not working properly, since it is still in development with continuous upgrades
NOTICE2
The rankings that are presented on this page should NOT be considered as formal since the citation info is incomplete in DBLP
 
System created by asidirop@csd.auth.gr [http://users.auth.gr/~asidirop/] © 2002
for Data Engineering Laboratory, Department of Informatics, Aristotle University © 2002