The SCEAS System
Navigation Menu

Search the dblp DataBase

Title:
Author:

Mikko Waltari: [Publications] [Author Rank by year] [Co-authors] [Prefers] [Cites] [Cited by]

Publications of Author

  1. Mikko Aho, Väinö Hakkarainen, Lauri Sumanen, Mikko Waltari, Kari Halonen
    An IF-sampling timing skew-insensitive parallel S/H circuit. [Citation Graph (0, 0)][DBLP]
    ISCAS (1), 2004, pp:1052-1055 [Conf]
  2. Väinö Hakkarainen, Lauri Sumanen, Mikko Aho, Mikko Waltari, Kari Halonen
    A self-calibration technique for time-interleaved pipeline ADCs. [Citation Graph (0, 0)][DBLP]
    ISCAS (1), 2003, pp:825-828 [Conf]
  3. Jussi Pirkkalaniemi, Marko Kosunen, Mikko Waltari, Kari Halonen
    A digital calibration for a 16-bit, 400-MHz current-steering DAC. [Citation Graph (0, 0)][DBLP]
    ISCAS (1), 2004, pp:297-300 [Conf]
  4. Mikko Waltari, Kari Halonen
    Timing skew insensitive switching for double sampled circuits. [Citation Graph (0, 0)][DBLP]
    ISCAS (2), 1999, pp:61-64 [Conf]
  5. Lauri Sumanen, Mikko Waltari, Väinö Hakkarainen, Kari Halonen
    CMOS dynamic comparators for pipeline A/D converters. [Citation Graph (0, 0)][DBLP]
    ISCAS (5), 2002, pp:157-160 [Conf]
  6. Marko Kosunen, Jouko Vankka, Mikko Waltari, Kari Halonen
    A multicarrier QAM modulator for WCDMA base-station with on-chip D/A converter. [Citation Graph (0, 0)][DBLP]
    IEEE Trans. VLSI Syst., 2005, v:13, n:2, pp:181-190 [Journal]

Search in 0.001secs, Finished in 0.001secs
NOTICE1
System may not be available sometimes or not working properly, since it is still in development with continuous upgrades
NOTICE2
The rankings that are presented on this page should NOT be considered as formal since the citation info is incomplete in DBLP
 
System created by asidirop@csd.auth.gr [http://users.auth.gr/~asidirop/] © 2002
for Data Engineering Laboratory, Department of Informatics, Aristotle University © 2002