The SCEAS System
Navigation Menu

Search the dblp DataBase

Title:
Author:

Jeonghun Cho: [Publications] [Author Rank by year] [Co-authors] [Prefers] [Cites] [Cited by]

Publications of Author

  1. Jeonghun Cho, Jinhwan Kim, Yunheung Paek
    A Study on Data Allocation of On-Chip Dual Memory Banks. [Citation Graph (0, 0)][DBLP]
    Interaction between Compilers and Computer Architectures, 2002, pp:68-0 [Conf]
  2. Jeonghun Cho, Yunheung Paek
    Run-Time Memory Optimization for DDMB Architecture Through a CCB Algorithm. [Citation Graph (0, 0)][DBLP]
    EUC Workshops, 2006, pp:775-784 [Conf]
  3. Jeonghun Cho, Yunheung Paek, David B. Whalley
    Efficient register and memory assignment for non-orthogonal architectures via graph coloring and MST algorithms. [Citation Graph (0, 0)][DBLP]
    LCTES-SCOPES, 2002, pp:130-138 [Conf]
  4. Jeonghun Cho, Yunheung Paek, David B. Whalley
    Fast memory bank assignment for fixed-point digital signal processors. [Citation Graph (0, 0)][DBLP]
    ACM Trans. Design Autom. Electr. Syst., 2004, v:9, n:1, pp:52-74 [Journal]

  5. A new addressing mode for the encoding space problem on embedded processors. [Citation Graph (, )][DBLP]


Search in 0.003secs, Finished in 0.003secs
NOTICE1
System may not be available sometimes or not working properly, since it is still in development with continuous upgrades
NOTICE2
The rankings that are presented on this page should NOT be considered as formal since the citation info is incomplete in DBLP
 
System created by asidirop@csd.auth.gr [http://users.auth.gr/~asidirop/] © 2002
for Data Engineering Laboratory, Department of Informatics, Aristotle University © 2002